
MAXQ7665/MAXQ7666 User’s Guide
1-70
REGISTER BIT
REGISTER
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
— — — — — — — — — — VIOBI1 VIOBI0 VDBI1 VDBI0 VDBR1 VDBR0
VMC
05h[00h]
0 0 0 0 0 0 0 0 0 0 0 0 0 0 s s
— — — VIBE VDBE VDPE — — PGG2 PGG1 PGG0 TSE PGAE — DACE ADCE
APE
05h[01h]
0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0
ADCMX4 ADCMX3 ADCMX2 ADCMX1 ADCMX0 ADCDIF ADCBIP — — ADCDUL — ADCASD ADCBY ADCS2 ADCS1 ADCS0
ACNT
05h[02h]
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
— — — — — — — — — DACLD2 DACLD1 DACLD0 — — — —
DCNT
05h[03h]
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
— — — — DACI.11 DACI.10 DACI.9 DACI.8 DACI.7 DACI.6 DACI.5 DACI.4 DACI.3 DACI.2 DACI.1 DACI.0
DACI
05h[04h]
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
— — — — DACO.11 DACO.10 DACO.9 DACO.8 DACO.7 DACO.6 DACO.5 DACO.4 DACO.3 DACO.2 DACO.1 DACO.0
DACO
05h[06h]
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
— — — — ADCD.11 ADCD.10 ADCD.9 ADCD.8 ADCD.7 ADCD.6 ADCD.5 ADCD.4 ADCD.3 ADCD.2 ADCD.1 ADCD.0
ADCD
05h[08h]
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
TSO.15 TSO.14 TSO.13 TSO.12 TSO.11 TSO.10 TSO.9 TSO.8 TSO.7 TSO.6 TSO.5 TSO.4 TSO.3 TSO.2 TSO.1 TSO.0
TSO
05h[09h]
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
— — — — — — — — — HFFIE VIOBIE DVBIE — AORIE ADCIE —
AIE
05h[0Ah]
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1
VIOLVL DVLVL — — XHFRY — — — — HFFINT VIOBI DVBI — ADCOV ADCRY —
ASR
05h[0Bh]
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
— — — — HFOC1 HFOC0 HFIC1 HFIC0 ADCCD2 ADCCD1 ADCCD0 — — EXTHF RCE HFE
OSCC*
05h[0Ch]
0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0
Table 1-16. MAXQ7665/MAXQ7666 Module 5 Register Bit Functions and Reset Values
*OSCC is cleared to 0002h on power-on reset and is not affected by other forms of reset.
s = Bit affected only by power-on reset and not by other forms of reset. See the register description for more information.
Maxim Integrated
Comentarios a estos manuales