4.2.4.5 CAN 0 Receive-Error Register (C0RE)
Register Description: CAN 0 Receive-Error Register
Register Name: C0RE
Register Address: Module 04h, Index 04h
Bits 15 to 8: Reserved. Read 0, write ignored.
Bits 7 to 0: CAN 0 Receive-Error Register 7 to 0 (C0RE.7 to C0RE.0). This register provides a means of reading the CAN 0 receive-
error counter. New values can be loaded into the receive-error counter through the CAN 0 transmit-error register. C0RE is cleared to
00h following all hardware resets and software resets enabled by the CRST bit in the CAN 0 control register.
4.2.4.6 CAN 0 Operation Control Register (COR)
Register Description: CAN 0 Operation Control Register
Register Name: COR
Register Address: Module 04h, Index 05h
Bits 15 to 8, 2: Reserved. Read 0, write ignored.
Bit 7: CAN 0 Bus Activity Status (CAN0BA). The CAN0BA signal is a latched status bit that is set if a CAN bus activity is detected.
This bit is cleared by a reset or software once set.*
r = read
*A
change in the state of CAN0BA from a previous 0 to 1 generates an interrupt if the C0BIE, IM4, and IGE peripheral register bits are set.
Comentarios a estos manuales