11.2.4 In-Circuit Debug Flag Register (ICDF)
Register Description: In-Circuit Debug Flag Register
Register Name: ICDF
Register Address: Module 02h, Index 1Bh
Bits 7 to 4: Reserved. Read 0, write ignored.
Bits 3 and 2: Programming Source Select Bits 1 and 0 (PSS1 and PSS0). See
Section 12
for information on these bits.
Bit 1: System Program Enable (SPE). See
Section 12
for information on this bit.
Bit 0: Serial Transfer Enable (TXC). This bit is set by hardware at the end of a transfer cycle at the TAP communication link. The TXC
bit helps the debug engine to recognize host requests, either command or data. This bit is normally set by ROM code to signify or
request the sending or receiving of data. Once set, the debug engine clears the TXC bit. CPU writes to the TXC bit result in the clear-
ing of the JTAG PSS1 and PSS0 bits.
11.2.5 In-Circuit Debug Buffer Register (ICDB)
The ICDB register serves as the parallel holding buffer for the debug shift register of the TAP. Data is read from or written to ICDB for
serial communication between the debug routines and the external host. This register is cleared to 00h after a power-on reset or a test-
logic-reset TAP state.
Register Description: In-Circuit Debug Buffer Register
Register Name: ICDB
Register Address: Module 02, Index 1Ch
Bits 7 to 0: In-Circuit Debug Buffer Register Bits 7 to 0 (ICDB.7 to ICDB.0)
Comentarios a estos manuales